首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Time-Domain High-Order MASH $DeltaSigma$ ADC Using Voltage-Controlled Gated-Ring Oscillator
【24h】

A Time-Domain High-Order MASH $DeltaSigma$ ADC Using Voltage-Controlled Gated-Ring Oscillator

机译:使用压控门控环形振荡器的时域高阶MASH $ DeltaSigma $ ADC

获取原文
获取原文并翻译 | 示例
       

摘要

In this paper, a time-domain high-order $DeltaSigma$ analog-to-digital converter (ADC) using voltage-controlled gated-ring oscillator (VC-GRO) and time-domain multi-stage-noise-shaping (MASH) is introduced. To implement the high-order noise transfer function (NTF), a voltage-controlled oscillator (VCO) and VC-GRO quantizers are cascaded. Unlike conventional high-order $DeltaSigma$ ADC using feedback loop, the proposed ADC has advantages that the architecture is open-loop and the quantizer resolution depends on the time resolution, thus making it attractive for deep submicron CMOS process. The performance of the proposed ADC is theoretically analyzed and simulated, including non-ideal conditions such as nonlinearity, mismatch, propagation delay of logic gates, phase noise, and sampling clock jitter.
机译:本文研究了一种使用压控门环振荡器(VC-GRO)和时域多级噪声整形(MASH)的时域高阶$ DeltaSigma $模数转换器(ADC)介绍。为了实现高阶噪声传递函数(NTF),将压控振荡器(VCO)和VC-GRO量化器级联。与传统的使用反馈环路的高阶ADC相比,拟议的ADC具有以下优势:体系结构是开环的,量化器分辨率取决于时间分辨率,因此对深亚微米CMOS工艺具有吸引力。从理论上分析和仿真了拟议ADC的性能,包括非理想条件,例如非线性,失配,逻辑门的传播延迟,相位噪声和采样时钟抖动。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号