...
首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Charge Recycling SAR ADC With a LSB-Down Switching Scheme
【24h】

A Charge Recycling SAR ADC With a LSB-Down Switching Scheme

机译:具有LSB向下开关方案的电荷回收SAR ADC

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a new energy efficient successive approximation analog-to-digital converter (ADC) using a charge recycling and LSB-down switching scheme for the capacitive digital-to-analog converter (CDAC). Compared to the conventional binary weighed CDAC, the proposed technique exhibits a 95% reduction in switching energy, a 50% reduction in capacitor area, and with 30% reduction in nonlinearity under the same unit capacitor size and matching condition. The improvement on the switching energy consumption is the best among reported CDAC switching techniques. To validate the technique, a prototype of 10-bit ADC is fabricated in a 0.13 CMOS technology using standard capacitors. With a unit capacitor size of 30 fF, the ADC consumes 15.6 from a 0.5 V digital supply and a 1 V analog supply. The measured signal-to-noise-plus- distortion ratio is 54.6 dB at 1.1 MS/s. The FOM is 31.8 fJ/conv.-step, which is among the best when normalized to the same unit capacitor size.
机译:本文针对电容式数模转换器(CDAC)提出了一种新的节能高效逐次逼近型模数转换器(ADC),该转换器使用电荷回收和LSB降压开关方案。与传统的二进制称重CDAC相比,所提出的技术在相同的单位电容器尺寸和匹配条件下,开关能量减少了95%,电容器面积减少了50%,非线性减少了30%。在报告的CDAC开关技术中,开关能耗的改善是最好的。为了验证该技术,使用标准电容器以0.13 CMOS技术制造了10位ADC的原型。单位电容器尺寸为30 fF时,ADC从0.5 V数字电源和1 V模拟电源消耗15.6。在1.1 MS / s时测得的信噪比失真比为54.6 dB。 FOM为31.8 fJ /转换步长,当归一化为相同的单位电容器尺寸时,这是最好的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号