...
首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A 0.65-to-10.5 Gb/s Reference-Less CDR With Asynchronous Baud-Rate Sampling for Frequency Acquisition and Adaptive Equalization
【24h】

A 0.65-to-10.5 Gb/s Reference-Less CDR With Asynchronous Baud-Rate Sampling for Frequency Acquisition and Adaptive Equalization

机译:具有异步波特率采样的0.65至10.5 Gb / s基准丢失CDR,用于频率采集和自适应均衡

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a continuous-rate reference-less clock and data recovery (CDR) circuit with an asynchronous baud-rate sampling to achieve an adaptive equalization as well as a data rate acquisition. The proposed scheme also enables the use of a successive approximation register (SAR) based approach in the frequency acquisition and results in a fast coarse lock process. The CDR guarantees a robust operation of a fine locking even in the presence of large input data jitter due to the adaptive equalization and a jitter-tolerable rotation frequency detector (RFD) that eliminates a dead-zone problem with a simple circuitry. The fabricated CDR in 65 nm CMOS shows a wide lock range of 0.65-to-10.5 Gb/s at a bit error rate (BER) of . The CDR consumes 26 mW from a single supply voltage of 1 V at 10 Gb/s including the power consumption for equalizer. By an adaptive current bias control, the power consumption is also linearly scaled down with the data rate, exhibiting a slope of about 2 mW decrease per Gb/s.
机译:本文提出了一种具有异步波特率采样的连续速率无参考时钟和数据恢复(CDR)电路,以实现自适应均衡以及数据速率采集。所提出的方案还使得能够在频率获取中使用基于逐次逼近寄存器(SAR)的方法,并导致快速的粗锁定过程。由于自适应均衡和可容忍抖动的旋转频率检测器(RFD),CDR甚至在存在较大输入数据抖动的情况下,也能确保精细锁定的鲁棒性操作,该电路可通过简单的电路消除死区问题。在65 nm CMOS中制造的CDR在误码率(BER)为时显示0.65至10.5 Gb / s的宽锁定范围。 CDR从10 Gb / s的1 V单电源电压消耗26 mW的功率,包括均衡器的功耗。通过自适应电流偏置控制,功耗也随数据速率线性降低,每Gb / s降低约2 mW的斜率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号