...
首页> 外文期刊>IEEE transactions on biomedical circuits and systems >A 0.35-V 240-μW Fast-Lock and Low-Phase-Noise Frequency Synthesizer for Implantable Biomedical Applications
【24h】

A 0.35-V 240-μW Fast-Lock and Low-Phase-Noise Frequency Synthesizer for Implantable Biomedical Applications

机译:用于植入生物医学应用的0.35V-V 240-μW快速锁定和低相位噪声频率合成器

获取原文
获取原文并翻译 | 示例
           

摘要

For implantable frequency synthesizers, realizing ultra-low voltage (ULV) and low power in addition to meeting PLL targets, fast lock and low phase noise, poses a difficult challenge. This paper presents techniques to achieve PLL targets as well as ULV and low power in the same chip through the use of a regular CMOS technology node. A curvature-PFD technique achieves both faster locking and lower jitter compared with conventional techniques. A two-step switching technique substantially reduces the power consumption in current mirrors and reduce noise when switching from a charge pump. Leakage analysis and subthreshold-leakage-reduction technique reduce reference spur and jitter to the voltage-controlled oscillator (VCO). A dither technique randomizes and averages reference spurs. The proposed chip was implemented in 90-nm CMOS technology; the 0.35-V medical-band frequency synthesizer consumes 238-W power while generating output clock of 401.8 to 431.31-MHz and exhibiting a phase noise of -105.7 dBc/Hz at 1-MHz frequency offset with 20 s locking time.
机译:对于可植入频率合成器,除了满足PLL目标,快速锁定和低相位噪声之外,还实现超低电压(ULV)和低功率,造成艰难的挑战。本文通过使用普通的CMOS技术节点,介绍了实现PLL目标以及在同一芯片中的ULV和低功率的技术。与传统技术相比,曲率-PFD技术实现了更快的锁定和较低的抖动。两步切换技术基本上减少了电流镜中的功耗,并在从电荷泵切换时降低噪声。泄漏分析和亚阈值泄漏减少技术可将参考旋转和抖动降低到电压控制的振荡器(VCO)。抖动技术随机化和平均参考马刺。所提出的芯片以90-NM CMOS技术实施; 0.35 V医疗带频率合成器消耗238-W的电源,同时产生401.8至431.31-MHz的输出时钟,并在1-MHz频率偏移中显示出-105.7dBc / Hz的相位噪声,具有20秒的锁定时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号