首页> 外文期刊>IEEE Sensors Letters >Low-Power, High-Sensitivity Readout Integrated Circuit With Clock-Gating, Double-Edge-Triggered Flip-Flop for Mid-Wavelength Infrared Focal-Plane Arrays
【24h】

Low-Power, High-Sensitivity Readout Integrated Circuit With Clock-Gating, Double-Edge-Triggered Flip-Flop for Mid-Wavelength Infrared Focal-Plane Arrays

机译:具有时钟门控,双边沿触发触发器的低功率,高灵敏度读出集成电路,用于中波长红外焦平面阵列

获取原文
获取原文并翻译 | 示例
       

摘要

To facilitate a high-dynamic-range operation of mid-wavelength infrared focal-plane arrays, a low-power, high-sensitivity readout integrated circuit (ROIC) is proposed. In this ROIC, the capacitor-reset block employing clock signals adopts a double-edge-triggered flip-flop instead of a single-edge-triggered one to reduce errors within the final output signals. In addition, an asynchronous clock-gating technique is employed to control clock-signal usage in accordance with the input signal, thereby reducing the power consumption within two-dimensional arrays. The proposed low-power, high-sensitivity ROIC has been realized with a 0.18-μm 1-poly 6-metal CMOS process. It has been confirmed that in cases involving low input-signal current, the power consumption of the proposed ROIC can be reduced to approximately 2% of that of conventional ROICs.
机译:为了促进中波长红外焦平面阵列的高动态范围操作,提出了一种低功率,高灵敏度读出集成电路(ROIC)。在该ROIC中,采用时钟信号的电容器复位模块采用双沿触发的触发器,而不是单沿触发的触发器,以减少最终输出信号中的误差。另外,采用异步时钟门控技术根据输入信号来控制时钟信号的使用,从而降低了二维阵列内的功耗。拟议的低功耗,高灵敏度ROIC已通过0.18μm的1-poly 6-金属CMOS工艺实现。已经证实,在涉及低输入信号电流的情况下,建议的ROIC的功耗可以降低到传统ROIC的大约2%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号