首页> 外文期刊>IEEE Micro >Heterogeneous Computing Meets Near-Memory Acceleration and High-Level Synthesis in the Post-Moore Era
【24h】

Heterogeneous Computing Meets Near-Memory Acceleration and High-Level Synthesis in the Post-Moore Era

机译:异构计算满足后摩尔时代的近内存加速和高级综合需求

获取原文
获取原文并翻译 | 示例
           

摘要

As the trends driven by Moore’s law come to an end, increased heterogeneity at all levels of computing is required to deliver the computing performance needed for emerging applications, leading to the proliferation of various application- or domain-specific accelerators. This in turn demands more memory bandwidth, as heterogeneous computing with accelerators consumes data at a much higher rate than traditional homogeneous computing, limiting the computing performance. To tackle this challenge, this article presents a conceptual near-memory acceleration architecture; demonstrates its practicality and plausibility using a recent experimental platform from IBM, as well as its potential impact on performance and energy efficiency; and discusses the need for adopting a high-level synthesis approach for such a near-memory acceleration architecture. Subsequently, this article concludes with future research directions for broad adoption of near-memory acceleration.
机译:随着由摩尔定律驱动的趋势结束,在所有计算级别上都需要增加异构性,以提供新兴应用程序所需的计算性能,从而导致各种应用程序或特定于领域的加速器的激增。反过来,这需要更多的内存带宽,因为使用加速器进行异构计算所消耗的数据速率要比传统的同类计算高得多,从而限制了计算性能。为了解决这一挑战,本文提出了一种概念性的近内存加速架构。使用IBM最近的实验平台展示其实用性和合理性,以及其对性能和能源效率的潜在影响;并讨论了对于这种近内存加速架构采用高级综合方法​​的需求。随后,本文总结了近存储器加速的广泛采用的未来研究方向。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号