...
首页> 外文期刊>IEEE journal of selected topics in quantum electronics >An optical centralized shared-bus architecture demonstrator for microprocessor-to-memory interconnects
【24h】

An optical centralized shared-bus architecture demonstrator for microprocessor-to-memory interconnects

机译:用于微处理器到内存互连的光学集中式共享总线体系结构演示器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

An architecture demonstrator of an innovative interconnect scheme called the optical centralized shared-bus is presented. This architecture retains the advantages of shared-bus topology while at the same time specifying a uniform interface between the electrical and the optical backplane layers in contrast to other proposed architectures. For the first time, a fanout equalized optical backplane bus is demonstrated. In this architecture demonstrator, the data paths required for the microprocessor-to-memory interconnects are provided by the optical centralized shared-bus. The optoelectronic interface modules are optimized to support data rates up to 1.25 Gb/s. The objective of this microprocessor-to-memory interconnects demonstration is to ensure the feasibility of applying this innovative architecture in real systems.
机译:提出了一种创新互连方案的架构演示器,该方案称为光集中式共享总线。与其他提议的体系结构相比,该体系结构保留了共享总线拓扑的优点,同时指定了电气和光学底板层之间的统一接口。首次展示了扇出均衡光背板总线。在这种架构演示器中,微处理器到内存互连所需的数据路径由光学集中式共享总线提供。光电接口模块经过优化,可支持高达1.25 Gb / s的数据速率。该微处理器到内存互连演示的目的是确保在实际系统中应用这种创新架构的可行性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号