首页> 外文期刊>IEEE Journal on Selected Areas in Communications >Performance analysis of an all-digital BPSK direct-sequence spread-spectrum IF receiver architecture
【24h】

Performance analysis of an all-digital BPSK direct-sequence spread-spectrum IF receiver architecture

机译:全数字BPSK直接序列扩频IF接收机架构的性能分析

获取原文
获取原文并翻译 | 示例
           

摘要

A VLSI architecture for an all-digital binary phase shift keying (BPSK) direct-sequence (DS) spread spectrum (SS) intermediate frequency (IF) receiver is presented, and an in-depth performance analysis is given. The all-digital architecture incorporates a Costas loop for carrier recovery and a delay-locked loop for clock recovery. For the pseudorandom noise (PN) acquisition block, a robust energy detection scheme is proposed to reduce false PN locks over a broad range of signal-to-noise ratios. The proposed architecture is intended for use in the 902-928 MHz unlicensed spread spectrum radio band. A 100 kbs information rate and a 12.7 Mchips/second PN code rate are assumed. The IF center frequency is 12.7 MHz and the IF sampling rate is 50.8 Msamples/second, which is the Nyquist rate for the 25.4 MHz bandwidth signal. Finite wordlength effects have been simulated to optimize the architecture, thereby minimizing the chip area, and results of the finite wordlength simulations demonstrate that the chip architecture achieves a bit error rate performance within 1 dB of theory in an additive white Gaussian noise channel.
机译:提出了一种全数字二进制相移键控(BPSK)直接序列(DS)扩频(SS)中频(IF)接收机的VLSI架构,并进行了深入的性能分析。全数字架构包含用于载波恢复的Costas环路和用于时钟恢复的延迟锁定环路。对于伪随机噪声(PN)采集模块,提出了一种鲁棒的能量检测方案,以在较宽的信噪比范围内减少伪PN锁定。拟议的体系结构旨在用于902-928 MHz非许可扩频无线电频段。假定100 kbs的信息速率和12.7 Mchips /秒的PN码速率。 IF中心频率为12.7 MHz,IF采样率为50.8 Msamples /秒,这是25.4 MHz带宽信号的奈奎斯特速率。已经模拟了有限的字长效应以优化架构,从而最大程度地减小了芯片面积,而有限字长仿真的结果表明,在加性高斯白噪声信道中,芯片架构可在1 dB的理论范围内实现误码率性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号