首页> 外文期刊>Computer Architecture Letters >Accelerator Memory Reuse in the Dark Silicon Era
【24h】

Accelerator Memory Reuse in the Dark Silicon Era

机译:黑暗硅时代的加速器内存重用

获取原文
获取原文并翻译 | 示例
       

摘要

Accelerators integrated on-die with General-Purpose CPUs (GP-CPUs) can yield significant performance and power improvements. Their extensive use, however, is ultimately limited by their area overhead; due to their high degree of specialization, the opportunity cost of investing die real estate on accelerators can become prohibitive, especially for general-purpose architectures. In this paper we present a novel technique aimed at mitigating this opportunity cost by allowing GP-CPU cores to accelerator memory as a non-uniform cache architecture (NUCA) substrate. On a system with a last level-2 cache of 128kB, our technique achieves on average a 25% performance improvement when reusing four 512 kB accelerator memory blocks to form a level-3 cache. Making these blocks reusable as NUCA slices incurs on average in a 1.89% area overhead with respect to equally-sized ad hoc cache slices.
机译:与通用CPU(GP-CPU)集成在裸片上的加速器可以显着提高性能和功耗。但是,它们的广泛使用最终受到其区域开销的限制。由于其高度专业化,在加速器上投资房地产的机会成本可能变得高昂,尤其是对于通用体系结构。在本文中,我们提出了一种新颖的技术,旨在通过允许GP-CPU内核作为非均匀缓存体系结构(NUCA)基板加速器内存来减轻这种机会成本。在最后一个二级缓存为128kB的系统上,当重新使用四个512 kB加速器内存块形成三级缓存时,我们的技术平均可将性能提高25%。使这些块可重用,因为NUCA切片相对于同等大小的临时缓存切片平均会产生1.89%的区域开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号