首页> 外文期刊>IEE proceedings. Part G >Programmable canonical switched-capacitor bump equaliser architecture
【24h】

Programmable canonical switched-capacitor bump equaliser architecture

机译:可编程规范开关电容器凸点均衡器架构

获取原文
获取原文并翻译 | 示例
           

摘要

A digitally programmable switched- capacitor (SC) bump equaliser structure is presented. It can operate with two non- overlapping clock phases and uses two operational amplifiers and eight capacitor banks to control the central frequency, the bandwidth and the peak voltage gain steps of the bump (and dip) frequency responses. In the design method, the programmable capacitor arrays are tailored to provide exactly the capacitance values required to realise a restricted but useful set of frequency responses. As a result, the performance of the proposed SC equaliser is not sacrificed for programmability. Numerical results are reported to confirm the viability of the proposed design method.
机译:提出了一种数字可编程开关电容器(SC)凸点均衡器结构。它可以在两个不重叠的时钟相位下工作,并使用两个运算放大器和八个电容器组来控制凸点(和跌落)频率响应的中心频率,带宽和峰值电压增益阶跃。在设计方法中,对可编程电容器阵列进行了定制,以精确提供实现有限但有用的频率响应集所需的电容值。结果,所提出的SC均衡器的性能不会因为可编程性而牺牲。报告了数值结果,证实了所提出设计方法的可行性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号