首页> 外文期刊>IEE Proceedings. Part G, Circuits, Devices and Systems >Systematic realisation of binary and multivalued logic functions using charge coupled building blocks
【24h】

Systematic realisation of binary and multivalued logic functions using charge coupled building blocks

机译:使用电荷耦合构件系统地实现二进制和多值逻辑功能

获取原文
获取原文并翻译 | 示例
           

摘要

The suitability of basic CCD gates for the synthesis and realisation of binary and multi-valued logic (MVL) functions is investigated. Systematic design methods for these functions are presented using the proposed building blocks. Characterisation of functions in terms of the type of CCD gate required for their implementation is introduced and used to introduce two functionally complete sets of operations in the charge domain. Use of these operations in the realisation of binary functions is explained and illustrative examples are given. Realisation of some important binary and MVL circuits is also presented. A high-level (macro-cell-like) synthesis approach is proposed for the realisation of functions using CCD building blocks. It does not address circuit-level problems such as charge level degradation, delay synchronisation, layout constraints, etc. Remedies for these problems, using, for example, charge regeneration, charge-to-voltage conversion, etc., may change the cost set up for individual blocks. However, they do not influence the synthesis approaches presented.
机译:研究了基本CCD门对于二进制和多值逻辑(MVL)函数的综合和实现的适用性。使用建议的构建块介绍了用于这些功能的系统设计方法。介绍了根据实现功能所需的CCD门的类型来表征功能的方法,这些功能用于在电荷域中引入功能上完整的两组操作。解释了这些操作在实现二进制函数中的使用,并给出了说明性示例。还介绍了一些重要的二进制和MVL电路的实现。提出了一种高级(类宏单元)合成方法,以使用CCD构件来实现功能。它没有解决电路级问题,例如电荷水平降低,延迟同步,布局约束等。使用例如电荷再生,电荷到电压转换等方法来解决这些问题可能会改变成本设置为单个块。但是,它们不影响所介绍的综合方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号