...
首页> 外文期刊>IEE Proceedings. Part G, Circuits, Devices and Systems >General-purpose parallel hardware approach to the routing problem of VLSI layout
【24h】

General-purpose parallel hardware approach to the routing problem of VLSI layout

机译:解决VLSI布局布线问题的通用并行硬件方法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A novel solution to the important problem of speeding up the routing process in integrated circuit (IC) design, involving the use of general-purpose parallel computing hardware, is introduced. In the past, attempts to speed up any one stage of the VLSI design process have often resulted in a very expensive, dedicated piece of hardware which cannot be used to speed up other phases of the design process. In the case of routing, dedicated hardware has been designed to accelerate specifically the maze routing algorithm, which is more useful for routing PCBs rather than VLSI designs. As more general-purpose parallel hardware has become available, especially in the form of workstations, there has been an increasing need to exploit parallelism in many computationally intensive applications. The authors address the problem of exploiting parallelism in the computationally intensive problem of routing for VLSI design. This is performed hierarchically and involves two stages: global and detailed routing. A parallel routing framework was proposed to fit into such a structure. Not only some of the ideas in the framework but also a general evaluation of the different parts of the framework are presented.
机译:介绍了一种解决重要问题的新颖方法,该问题是在集成电路(IC)设计中加快布线过程的速度,其中涉及使用通用并行计算硬件。过去,试图加快VLSI设计过程的任何阶段的尝试通常会导致非常昂贵的专用硬件,而这些硬件无法用于加速设计过程的其他阶段。在布线的情况下,已设计了专用硬件来专门加速迷宫布线算法,该算法对PCB布线比VLSI设计更为有用。随着越来越多的通用并行硬件(尤其是以工作站的形式)变得可用,越来越需要在许多计算密集型应用程序中使用并行性。作者解决了在VLSI设计的路由计算密集型问题中利用并行性的问题。这是分层执行的,涉及两个阶段:全局路由和详细路由。提出了一种并行路由框架以适合这种结构。不仅介绍了框架中的某些想法,而且还对框架的不同部分进行了总体评估。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号