首页> 外文期刊>IBM Journal of Research and Development >POWER5 system microarchitecture
【24h】

POWER5 system microarchitecture

机译:POWER5系统微体系结构

获取原文
           

摘要

This paper describes the implementation of the IBM POWER5™ chip, a two-way simultaneous multithreaded dual-core chip and systems based on it. With a key goal of maintaining both binary and structural compatibility with POWER4™ systems, the POWER5 microprocessor allows system scalability to 64 physical processors. A POWER5 system allows both single-threaded and multithreaded execution modes. In single-threaded execution mode, a POWER5 system allows for higher performance than its predecessor POWER4 system at equivalent frequencies. In multithreaded execution mode, the POWER5 microprocessor implements dynamic resource balancing to ensure that each thread receives its fair share of system resources. Additionally, software-settable thread priority is enforced by the POWER5 hardware. To conserve power, the POWER5 chip implements dynamic power management that allows reduced power consumption without affecting performance.
机译:本文介绍了IBM POWER5™芯片,双向双向多线程双核芯片和基于该芯片的系统的实现。以维持与POWER4™系统的二进制和结构兼容性为主要目标,POWER5微处理器允许系统扩展到64个物理处理器。 POWER5系统允许单线程和多线程执行模式。在单线程执行模式下,在等效频率下,POWER5系统比其先前的POWER4系统具有更高的性能。在多线程执行模式下,POWER5微处理器实现动态资源平衡,以确保每个线程都获得其公平的系统资源份额。另外,POWER5硬件强制执行软件可设置的线程优先级。为了节省电源,POWER5芯片实现了动态电源管理,可以在不影响性能的情况下降低功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号