首页> 外文期刊>IBM Journal of Research and Development >Runtime power reduction capability of the IBM POWER7+ chip
【24h】

Runtime power reduction capability of the IBM POWER7+ chip

机译:IBM POWER7 +芯片的运行时节能功能

获取原文
获取原文并翻译 | 示例
           

摘要

Four new energy management features in the POWER7+™ chip enable larger reductions in chip power consumption and further increase energy efficiency of the system during runtime compared with prior POWER7® systems. First, per-core power gating reduces idle power consumption by allowing the system to turn off the voltage to the processor cores when they are not being used. Second, real-time measurement and control of operational guardband allows for higher maximum clock frequency as well as better dynamic voltage selection to reduce power. Third, per-thread utilization counters enable the firmware to sense processor utilization on a finer granularity and set per-core frequency targets with greater accuracy. Finally, a per-core memory access counter allows firmware to more accurately account for power consumption and budget it on a per-processor core basis. These hardware capabilities together enable new EnergyScale™ firmware functions that include voltage optimization to achieve higher turbo frequencies under stressful environmental conditions, automated idle state detection and management, per-core adaptive frequency scaling, and online power modeling for real-time estimation of energy savings.
机译:与以前的POWER7®系统相比,POWER7 +™芯片中的四个新的能源管理功能可实现更大的芯片功耗降低,并在运行期间进一步提高系统的能源效率。首先,每核电源门控通过允许系统在不使用时关闭处理器内核的电压来减少空闲功耗。其次,对操作保护带的实时测量和控制允许更高的最大时钟频率以及更好的动态电压选择以降低功耗。第三,每线程利用率计数器使固件能够以更精细的粒度检测处理器利用率,并以更高的精度设置每核频率目标。最后,每个内核的内存访问计数器使固件可以更准确地计算功耗,并在每个处理器内核的基础上对其进行预算。这些硬件功能共同支持新的EnergyScale™固件功能,包括电压优化以在压力环境条件下实现更高的涡轮频率,自动空闲状态检测和管理,每核自适应频率缩放以及用于实时估算节能量的在线功率建模。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号