...
首页> 外文期刊>IBM Journal of Research & Development >Phaser: Phased methodology for modeling the system-level effects of soft errors
【24h】

Phaser: Phased methodology for modeling the system-level effects of soft errors

机译:移相器:用于对软错误的系统级影响进行建模的分阶段方法

获取原文
           

摘要

This paper presents an overview of Phaser, a toolset and methodology for modeling the effects of soft errors on the architectural and microarchitectural functionality of a system. The Phaser framework is used to understand the system-level effects of soft-error rates of a microprocessor chip as its design evolves through the phases of preconcept, concept, high-level design, and register-transfer-level design implementation. Phaser represents a strategic research vision that is being proposed as a next-generation toolset for predicting chip-level failure rates and studying reliability-performance tradeoffs during the phased design process. This paper primarily presents Phaser/Ml, the early stage of the predictive modeling of behavior.
机译:本文概述了Phaser,这是一种工具集和方法,用于对软错误对系统的体系结构和微体系结构功能的影响进行建模。 Phaser框架用于了解微处理器芯片的设计在概念,概念,高级设计和寄存器传输级设计实现阶段的发展过程中对软错误率的系统级影响。 Phaser代表了一种战略研究愿景,该愿景已被建议作为下一代工具集,用于预测分阶段设计过程中的芯片级故障率并研究可靠性与性能之间的权衡。本文主要介绍Phaser / M1,这是行为预测建模的早期阶段。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号