首页> 外文期刊>Genetic programming and evolvable machines >Hardware spiking neural network prototyping and application
【24h】

Hardware spiking neural network prototyping and application

机译:硬件尖峰神经网络原型设计与应用

获取原文
获取原文并翻译 | 示例
       

摘要

EMBRACE has been proposed as a scalable, reconfigurable, mixed signal, embedded hardware Spiking Neural Network (SNN) device. EMBRACE, which is yet to be realised, targets the issues of area, power and scalability through the use of a low area, low power analogue neuron/synapse cell, and a digital packet-based Network on Chip (NoC) communication architecture. The paper describes the implementation and testing of EMBRACE-FPGA, an FPGA-based hardware SNN prototype. The operation of the NoC inter-neuron communication approach and its ability to support large scale, reconfigurable, highly interconnected SNNs is illustrated. The paper describes an integrated training and configuration platform and an on-chip fitness function, which supports GA-based evolution of SNN parameters. The practicalities of using the SNN development platform and SNN configuration toolset are described. The paper considers the impact of latency jitter noise introduced by the NoC router and the EMBRACE-FPGA processor-based neuron/synapse model on SNN accuracy and evolution time. Benchmark SNN applications are described and results demonstrate the evolution of high quality and robust solutions in the presence of noise. The reconfigurable EMBRACE architecture enables future investigation of adaptive hardware applications and self repair in evolvable hardware.
机译:提议将EMBRACE作为一种可扩展,可重新配置的混合信号嵌入式硬件Spiking Neural Network(SNN)设备。 EMBRACE尚未实现,它通过使用低面积,低功耗的模拟神经元/突触细胞和基于数字数据包的片上网络(NoC)通信体系结构来解决面积,功耗和可伸缩性问题。本文介绍了EMBRACE-FPGA(基于FPGA的硬件SNN原型)的实现和测试。说明了NoC神经元间通信方法的操作及其支持大规模,可重新配置,高度互连的SNN的能力。本文描述了一个集成的训练和配置平台以及一个片上适应性功能,该功能支持基于GA的SNN参数的演变。描述了使用SNN开发平台和SNN配置工具集的实用性。本文考虑了NoC路由器和基于EMBRACE-FPGA处理器的神经元/突触模型引入的延迟抖动噪声对SNN准确性和演化时间的影响。描述了基准SNN应用,结果证明了存在噪声时高质量和鲁棒解决方案的发展。可重新配置的EMBRACE体系结构使将来可以对自适应硬件应用程序进行研究,并在可演化的硬件中进行自我修复。

著录项

  • 来源
    《Genetic programming and evolvable machines》 |2011年第3期|p.257-280|共24页
  • 作者单位

    Bio-Inspired and Reconfigurable Computing Research Group, National University of Ireland, Galway, Galway, Ireland;

    Bio-Inspired and Reconfigurable Computing Research Group, National University of Ireland, Galway, Galway, Ireland;

    Bio-Inspired and Reconfigurable Computing Research Group, National University of Ireland, Galway, Galway, Ireland;

    Bio-Inspired and Reconfigurable Computing Research Group, National University of Ireland, Galway, Galway, Ireland;

    Intelligent Systems Research Centre, University of Ulster, Magee Campus, Derry, Northern Ireland,UK;

    Intelligent Systems Research Centre, University of Ulster, Magee Campus, Derry, Northern Ireland,UK;

    Intelligent Systems Research Centre, University of Ulster, Magee Campus, Derry, Northern Ireland,UK;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    EMBRACE; evolvable hardware; spiking neural networks; network on chip; intrinsic evolution; FPGA;

    机译:拥抱;可进化的硬件;尖峰神经网络;片上网络;内在演化现场可编程门阵列;
  • 入库时间 2022-08-17 13:18:53

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号