首页> 外文期刊>ETRI journal >Design and Implementation of Unified Hardware for 128-Bit Block Ciphers ARIA and AES
【24h】

Design and Implementation of Unified Hardware for 128-Bit Block Ciphers ARIA and AES

机译:128位块密码ARIA和AES的统一硬件的设计和实现

获取原文
获取原文并翻译 | 示例
           

摘要

ARIA and the Advanced Encryption Standard (AES) are next generation standard block cipher algorithms of Korea and the US, respectively. This letter presents an area-efficient unified hardware architecture of ARIA and AES. Both algorithms have 128-bit substitution permutation network (SPN) structures, and their substitution and permutation layers could be efficiently merged. Therefore, we propose a 128-bit processor architecture with resource sharing, which is capable of processing ARIA and AES. This is the first architecture which supports both algorithms. Furthermore, it requires only 19,056 logic gates and encrypts data at 720 Mbps and 1,047 Mbps for ARIA and AES, respectively.
机译:ARIA和高级加密标准(AES)分别是韩国和美国的下一代标准块密码算法。这封信介绍了ARIA和AES的区域高效统一硬件架构。两种算法都具有128位替换置换网络(SPN)结构,并且它们的置换和置换层可以有效地合并。因此,我们提出了一种具有资源共享的128位处理器体系结构,该体系结构能够处理ARIA和AES。这是第一种同时支持两种算法的体系结构。此外,对于ARIA和AES,它仅需要19,056个逻辑门并以720 Mbps和1,047 Mbps加密数据。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号