首页> 外文期刊>ETRI journal >Low-Power 512-Bit EEPROM Designed for UHF RFID Tag Chip
【24h】

Low-Power 512-Bit EEPROM Designed for UHF RFID Tag Chip

机译:专为UHF RFID标签芯片设计的低功耗512位EEPROM

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, the design of a low-power 512-bit synchronous EEPROM for a passive UHF RFID tag chip is presented. We apply low-power schemes, such as dual power supply voltage (VDD=1.5 V and VDDP=2.5 V), clocked inverter sensing, voltage-up converter, I/O interface, and Dickson charge pump using Schottky diode. An EEPROM is fabricated with the 0.25 μm EEPROM process. Power dissipation is 32.78 μW in the read cycle and 78.05 μW in the write cycle. The layout size is 449.3 μm × 480.67 μm.
机译:本文提出了一种用于无源UHF RFID标签芯片的低功耗512位同步EEPROM的设计。我们采用低功耗方案,例如双电源电压(VDD = 1.5 V和VDDP = 2.5 V),时钟反相器感应,升压转换器,I / O接口以及使用肖特基二极管的Dickson电荷泵。通过0.25μmEEPROM工艺制造EEPROM。读周期的功耗为32.78μW,写周期的功耗为78.05μW。布局尺寸为449.3μm×480.67μm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号