首页> 外文期刊>ETRI journal >Design and Implementation of a Latency Efficient Encoder for LTE Systems
【24h】

Design and Implementation of a Latency Efficient Encoder for LTE Systems

机译:LTE系统的延迟高效编码器的设计与实现

获取原文
获取原文并翻译 | 示例
           

摘要

The operation time of an encoder is one of the critical implementation issues for satisfying the tuning requirements of Long Term Evolution (LTE) systems because the encoder is based on binary operations. In this paper, we propose a design and implementation of a latency efficient encoder for LTE systems. By virtue of 8-bit parallel processing of the cyclic redundancy checking attachment, code block (CB) segmentation, and a parallel processor, we are able to construct engines for turbo codings and rate matchings of each CB in a parallel fashion. Experimental results illustrate that although the total area and clock period of the proposed scheme are 19% and 6% larger than those of a conventional method based on a serial scheme, respectively, our parallel structure decreases the latency by about 32% to 65% compared with a serial structure. In particular, our approach is more latency efficient when the encoder processes a number of CBs. In addition, we apply the proposed scheme to a real system based on LTE, so that the timing requirement for ACK/NACK transmission is met by employing the encoder based on the parallel structure.
机译:因为编码器基于二进制操作,所以编码器的操作时间是满足长期演进(LTE)系统的调节要求的关键实现问题之一。在本文中,我们提出了针对LTE系统的时延有效编码器的设计和实现。通过循环冗余校验附件,代码块(CB)分段和并行处理器的8位并行处理,我们能够以并行方式构造用于Turbo编码和每个CB的速率匹配的引擎。实验结果表明,尽管该方案的总面积和时钟周期分别比基于串行方案的常规方法的总面积和时钟周期分别大19%和6%,但与之相比,我们的并行结构将延迟降低了约32%至65%具有串行结构。特别是,当编码器处理大量CB时,我们的方法在延迟方面更有效。另外,我们将提出的方案应用于基于LTE的真实系统,从而通过采用基于并行结构的编码器来满足ACK / NACK传输的时序要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号