首页> 外文期刊>IEE proceedings. Part E >1 GHz 64-bit high-speed comparator using ANT dynamic logic with two-phase clocking
【24h】

1 GHz 64-bit high-speed comparator using ANT dynamic logic with two-phase clocking

机译:1 GHz 64位高速比较器,使用ANT动态逻辑和两相时钟

获取原文
获取原文并翻译 | 示例
       

摘要

A high-speed 64-bit comparator using two-phase clocking dynamic CMOS logic with modified noninverting all-N-transistor block is presented. The pull-up charging and pull-down discharging of a comparator unit are accelerated by inserting two feedback MOS transistors between the evaluation N-block and the output. Detailed simulation results reveal appropriate L/W guidelines for the all-N-transistor block design. To increase throughput a parallel tree structure with two-phase clocks is employed. The comparator units of two adjacent layers are triggered by two out-of-phase clocks so that their individual outputs are pipelined without using extra hardware, e.g. latches. The operating clock frequency is 1.0 GHz while the compared output of two 64-bit binary numbers is done in 3.5 cycles.
机译:提出了一种使用两相时钟动态CMOS逻辑和改进的同相全N晶体管模块的高速64位比较器。通过在评估N块和输出之间插入两个反馈MOS晶体管,可以加速比较器单元的上拉充电和下拉放电。详细的仿真结果揭示了适用于全N型晶体管模块设计的L / W准则。为了增加吞吐量,采用具有两相时钟的并行树结构。两个相邻层的比较器单元由两个异相时钟触发,因此无需使用额外的硬件(例如闩锁。工作时钟频率为1.0 GHz,而两个64位二进制数的比较输出则在3.5个周期内完成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号