首页> 外文期刊>Emerging and Selected Topics in Circuits and Systems, IEEE Journal on >Exploiting Heterogeneity for Energy Efficiency in Chip Multiprocessors
【24h】

Exploiting Heterogeneity for Energy Efficiency in Chip Multiprocessors

机译:利用异质性提高芯片多处理器的能效

获取原文
获取原文并翻译 | 示例
       

摘要

Heterogeneous multicores are envisioned to be a promising design paradigm to combat today's challenges of power, memory, and reliability walls that are impeding chip design using deep submicron technology. Future multicores are expected to integrate multiple different cores, including GPGPUs, custom accelerators and configurable cores. In this paper, we introduce an important dimension—technology—using which heterogeneity can be introduced in multicores to improve their energy-performance envelope. Specifically, we analyze the benefits of heterogenous technologies for processor cores and cache subsystems. We discuss two promising device candidates (Tunnel-FET and Magnetic-RAM) for introducing technological diversity in the multicores and analyze their integration in the processor and cache hierarchy in detail. Our analysis shows that introducing such a kind of heterogeneity can significantly enhance the performance and energy behavior of future multicore systems.
机译:异构多核可望成为一种有前途的设计范例,以应对当今的电源,内存和可靠性壁的挑战,这些挑战阻碍了使用深亚微米技术的芯片设计。预计未来的多核将集成多个不同的核,包括GPGPU,定制加速器和可配置核。在本文中,我们介绍了一个重要的维度-技术-利用该技术可以在多核中引入异质性以改善其能源性能范围。具体来说,我们分析了异构技术对处理器核心和缓存子系统的好处。我们讨论了两个有希望的候选器件(Tunnel-FET和Magnetic-RAM),用于在多核中引入技术多样性,并详细分析它们在处理器和缓存层次结构中的集成。我们的分析表明,引入这种异构性可以显着增强未来多核系统的性能和能源性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号