...
首页> 外文期刊>Electronics Letters >Ultra-low power pass-transistor-logic-based delay line design for sub-threshold applications
【24h】

Ultra-low power pass-transistor-logic-based delay line design for sub-threshold applications

机译:亚阈值应用的基于超低功耗通过晶体管逻辑的延迟线设计

获取原文
获取原文并翻译 | 示例

摘要

Designs that operate at sub-threshold voltages are a promising response to the ultra-low power demands of many modern applications with relaxed performance requirements. Towards this approach, a pass-transistor-logic-based programmable delay line (DL) circuit is presented that is designed specifically for sub-threshold operation. Compared with the commonly used design, the DL consumes 79.2% less dynamic energy, 83.5% less leakage power, 47.2% better linearity across codewords, 58.6% smaller active area, and with similar resiliency to variations across Monte Carlo simulations.
机译:在亚阈值电压下工作的设计是对许多现代应用中对超低功耗需求的有希望的回应,并具有宽松的性能要求。针对这种方法,提出了一种基于传输晶体管逻辑的可编程延迟线(DL)电路,该电路专为亚阈值操作而设计。与常用设计相比,DL减少了79.2%的动态能量,减少了83.5%的泄漏功率,代码字之间的线性度提高了47.2%,有效面积减小了58.6%,并且对蒙特卡洛模拟的变化具有相似的弹性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号