...
首页> 外文期刊>IEEE Transactions on Electron Devices >Approaches to extra low voltage DRAM operation by SOI-DRAM
【24h】

Approaches to extra low voltage DRAM operation by SOI-DRAM

机译:通过SOI-DRAM进行超低压DRAM操作的方法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The newly designed scheme for a low-voltage 16 MDRAM/SOI has been successfully realized and the functional DRAM operation has been obtained at very low supply voltage below 1 V. The key process and circuit technologies for low-voltage/high-speed SOI-DRAM will be described here. The extra low voltage DRAM technologies are composed of the modified MESA isolation without parasitic MOS operation, the dual gate SOI-MOSFETs with tied or floating bodies optimized for DRAM specific circuits, the conventional stacked capacitor with increased capacitance by thinner dielectric film, and the other bulk-Si compatible DRAM structure. Moreover, a body bias control technique was applied for body-tied MOSFETs to realize high performance even at low voltage. Integrating the above technologies in the newly designed 0.5-/spl mu/m 16 MDRAM, high-speed DRAM operation of less than 50 ns has been obtained at low supply voltage of 1 V.
机译:已经成功实现了针对低压16 MDRAM / SOI的新设计方案,并在低于1 V的极低电源电压下获得了功能性DRAM操作。低压/高速SOI-的关键工艺和电路技术DRAM将在这里描述。超低电压DRAM技术包括:改进的MESA隔离(无寄生MOS操作),具有针对DRAM特定电路进行优化的带绑或浮体的双栅极SOI-MOSFET,通过更薄的介电膜增加电容的传统叠层电容器以及其他技术体硅兼容的DRAM结构。此外,将体偏置控制技术应用于体式MOSFET,即使在低电压下也能实现高性能。将上述技术集成到新设计的0.5- / splμu/ m 16 MDRAM中,在1 V的低电源电压下获得了小于50 ns的高速DRAM操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号