首页> 外文期刊>Electric Power Applications, IET >Design and field programmable gate array implementation of cascade neural network based flux estimator for speed estimation in induction motor drives
【24h】

Design and field programmable gate array implementation of cascade neural network based flux estimator for speed estimation in induction motor drives

机译:基于级联神经网络的磁链估计器的设计和现场可编程门阵列实现,用于感应电动机驱动器的速度估计

获取原文
获取原文并翻译 | 示例
           

摘要

This study presents design and hardware implementation of cascade neural network (NN) based flux estimator using field programmable gate array (FPGA) for speed estimation in induction motor drives. The main focus of this study is the FPGA implementation of cascade NN based flux estimator. The major issues in FPGA implementation are optimisation of cost (resource) and execution time. A simple non-linear activation function called as Elliott function is used to reduce the execution time. To reduce the cost, and effectively utilise resource, the concept of layer multiplexing is adopted. The lowest bit precision needed for good performance of the estimator is identified and implemented. The proposed NN based flux estimator using simple excitation function and minimum bit precision is implemented using layer multiplexing technique. The designed estimator is tested on Spartan FPGA kit (3sd1800afg676-4) and the results obtained are presented.
机译:这项研究提出了使用现场可编程门阵列(FPGA)进行感应电动机驱动器速度估算的基于级联神经网络(NN)的磁通估算器的设计和硬件实现。这项研究的主要重点是基于级联NN的磁通估计器的FPGA实现。 FPGA实施中的主要问题是成本(资源)和执行时间的优化。一个称为Elliott函数的简单非线性激活函数可用于减少执行时间。为了降低成本并有效地利用资源,采用了层复用的概念。确定并实现了估计器的良好性能所需的最低比特精度。提出的基于神经网络的通量估计器使用简单的激励函数和最小位精度是通过层复用技术实现的。设计的估计器在Spartan FPGA套件(3sd1800afg676-4)上进行了测试,并给出了获得的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号