首页> 外文期刊>IEICE transactions on information and systems >The Fractional-N All Digital Frequency Locked Loop with Robustness for PVT Variation and Its Application for the Microcontroller Unit
【24h】

The Fractional-N All Digital Frequency Locked Loop with Robustness for PVT Variation and Its Application for the Microcontroller Unit

机译:Fractional-n所有数字频率锁定环,具有PVT变化的鲁棒性及其对微控制器单元的应用

获取原文
获取外文期刊封面目录资料

摘要

This paper describes the Fractional-N All Digital Frequency Locked Loop (ADFLL) with Robustness for PVT variation and its application for the microcontroller unit. The conventional FLL is difficult to achieve the required specification by using the fine CMOS process. Especially, the conventional FLL has some problems such as unexpected operation and long lock time that are caused by PVT variation. To overcome these problems, we propose a new ADFLL which uses dynamic selecting digital filter coefficients. The proposed ADFLL was evaluatied through the HSPICE simulation and fabricating chips using a 0.13 μm CMOS process. From these results, we observed the proposed ADFLL has robustness for PVT variation by using dynamic selecting digital filter coefficient, and the lock time is improved up to 57%, clock jitter is 0.85 nsec.
机译:本文介绍了具有PVT变化的稳健性的分数-N所有数字频率锁定环(ADFLL)及其对微控制器单元的应用。 通过使用细CMOS工艺难以达到所需的规格,难以实现所需的规格。 特别是,传统的FLL具有一些问题,例如由PVT变化引起的意外操作和长锁定时间。 为了克服这些问题,我们提出了一种新的ADFLL,它使用动态选择数字滤波器系数。 通过HSPICE模拟和使用0.13μmCMOS工艺进行芯片评估所提出的ADFLL。 根据这些结果,我们观察到所提出的ADFLL通过使用动态选择数字滤波器系数具有PVT变化具有鲁棒性,并且锁定时间最高可达57%,时钟抖动为0.85 nsec。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号