...
首页> 外文期刊>Mathematical Problems in Engineering: Theory, Methods and Applications >A Hardware-Efficient Elliptic Curve Cryptographic Architecture over GF (p)
【24h】

A Hardware-Efficient Elliptic Curve Cryptographic Architecture over GF (p)

机译:GF(P)的硬件高效的椭圆曲线加密架构

获取原文
   

获取外文期刊封面封底 >>

       

摘要

This paper proposes a hardware-efficient elliptic curve cryptography (ECC) architecture over GF(p), which uses adders to achieve scalar multiplication (SM) through hardware-reuse method. In terms of algorithm, the improvement of the interleaved modular multiplication (IMM) algorithm and the binary modular inverse (BMI) algorithm needs two adders. In addition to the adder, the data register is another optimize target. The design compiler is synthesized on 0.13 μ m CMOS ASIC platform. The time range of performing scalar multiplication over 160, 192, 224, and 256 field orders under 150?MHz frequency is 1.99–3.17?ms. Moreover, the gate area required for different field orders in this design is in the range of 35.65k–59.14k, with 50%–91% hardware resource less than other processors.
机译:本文提出了一种通过GF(P)的硬件有效的椭圆曲线加密(ECC)架构,它使用加法器通过硬件重用方法实现标量乘法(SM)。 在算法方面,交织模块化乘法(IMM)算法的改进和二进制模块逆(BMI)算法需要两个加法器。 除了加法器之外,数据寄存器还是另一个优化目标。 设计编译器在0.13μMCMOSASIC平台上合成。 执行超过160,192,224和256个字段订单的标量乘法的时间范围为150.MHz频率为1.99-3.17?MS。 此外,该设计中不同现场订单所需的栅极区域在35.65K-59.14K的范围内,50%-91%的硬件资源小于其他处理器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号