首页> 外文期刊>International Journal of Electrical and Computer Engineering >High functionality reversible arithmetic logic unit
【24h】

High functionality reversible arithmetic logic unit

机译:高功能可逆算术逻辑单元

获取原文
           

摘要

Energy loss is a big challenge in digital logic design primarily due to impending end of Moore’s Law. Increase in power dissipation not only affects portability but also overall life span of a device. Many applications cannot afford this loss. Therefore, future computing will rely on reversible logic for implementation of power efficient and compact circuits. Arithmetic and logic unit (ALU) is a fundamental component of all processors and designing it with reversible logic is tedious. The various ALU designs using reversible logic gates exist in literature but operations performed by them are limited. The main aim of this paper is to propose a new design of reversible ALU and enhance number of operations in it. This paper critically analyzes proposed ALU with existing designs and demonstrates increase in functionality with 56% reduction in gates, 17 % reduction in garbage lines, 92 % reduction in ancillary lines and 53 % reduction in quantum cost. The proposed ALU design is coded in Verilog HDL, synthesized and simulated using EDA (Electronic Design Automation) tool-Xilinx ISE design suit 14.2. RCViewer tool has been used to validate quantum cost of proposed design.
机译:能量损失是数字逻辑设计的一个大挑战,主要是由于摩尔定法的即将到来。功耗的增加不仅影响了设备的可移植性,而且影响了设备的整体寿命。许多应用程序无法承担这种损失。因此,未来的计算将依靠可逆逻辑来实现功率高效和紧凑的电路。算术和逻辑单元(ALU)是所有处理器的基本组件,并使用可逆逻辑设计它是乏味的。使用可逆逻辑门的各种ALU设计存在于文献中,但它们执行的操作是有限的。本文的主要目的是提出新的可逆ALU设计,并增强其运营数量。本文批判性地分析了具有现有设计的ALU,并证明了浇口减少了56%的功能,垃圾线减少了17%,辅助线的减少92%,量度成本降低了53%。建议的ALU设计在Verilog HDL中编码,使用EDA(电子设计自动化)工具-Xilinx ISE设计西装14.2合成和模拟。 RCViewer工具已用于验证所提出的设计的量子成本。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号