首页> 外文期刊>Journal of Engineering Research >Designing programmable parallel LFSR using parallel prefix trees
【24h】

Designing programmable parallel LFSR using parallel prefix trees

机译:使用并行前缀树设计可编程并行LFSR

获取原文
           

摘要

Linear Feedback Shift Registers (LFSRs) are simple sequential circuits widely used in different applications and environments. An LFSR is uniquely represented by a binary sequence called the generating sequence which determines the system-level properties of the LFSR such as error detection capability or the length of the pseudo-random number sequence. Since LFSRs cannot sample more than one bit per clock cycle, they can cause throughput bottlenecks in parallel environments. Using parallel LFSRs with higher sampling rates is a common approach to mitigate this problem. But this approach requires managing tradeoffs among sampling rate and circuit-level parameters such as clock period and area. This paper proposes an approach inspired by the notion of Parallel Prefix Trees (PPTs) in arithmetic circuits to design programmable parallel LFSRs which can operate on any generating sequence of a given length. This approach aims at performance as well as system and circuit-level flexibility. Empirical results show more than 23% improvement in throughput and more than 27% improvement in area compared to state-of- the-art programmable parallel LFSR architectures.
机译:线性反馈移位寄存器(LFSR)是在不同应用和环境中广泛使用的简单顺序电路。 LFSR由称为生成序列的二进制序列唯一表示,该二进制序列确定LFSR的系统级属性,例如误差检测能力或伪随机数序列的长度。由于LFSRS无法按每个时钟周期多于一个比特,因此它们可以在并行环境中导致吞吐量瓶颈。使用具有较高采样率的并行LFSR是缓解此问题的常见方法。但这种方法需要管理采样率和电路级参数之间的权衡,例如时钟周期和区域。本文提出了一种灵感来自算术电路中的并行前缀树(PPT)的概念的方法,以设计可编程并行LFSR,其可以在给定长度的任何产生序列上操作。这种方法旨在表现和系统和电路级灵活性。与最先进的可编程平行LFSR架构相比,经验结果显示出吞吐量的提高23%以上的吞吐量和超过27%的改善。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号