...
首页> 外文期刊>Turkish Journal of Electrical Engineering and Computer Sciences >Design of a spurious-free RF frequency synthesizer for fast-settling receivers
【24h】

Design of a spurious-free RF frequency synthesizer for fast-settling receivers

机译:无尺寸RF频率合成器的设计,用于快速沉降接收器

获取原文
           

摘要

A tunable reference clock frequency topology is presented as a spur reduction application for frequency synthesizers of fast frequency hopping spread spectrum systems. The method was verified by measurements on a designed hardware operating at L-band frequencies. This spur reduction method is based on optimizing the reference clock frequency of synthesizers to mitigate spurs. By using the spur reduction method, the power of spurious signals was reduced up to 57 dB. The performance of the spur reduction method was also analyzed at different loop-filter configurations. Smaller lock time was obtained by enlarging the bandwidth of the loop filter up to 150 kHz. The required power response of the spurious signals specified in telecommunication standards was achieved even though the loop filter bandwidth was enlarged.
机译:可调谐参考时钟频率拓扑作为快速跳频扩频系统的频率合成器的试验应用。通过在L波段频率下操作的设计硬件上测量来验证该方法。该试速方法基于优化合成器的参考时钟频率来减轻刺激。通过使用刺激方法,杂散信号的功率降低至57 dB。还在不同的环滤波器配置中分析了旋涂方法的性能。通过将环路滤波器的带宽放大到150 kHz来获得较小的锁定时间。即使循环过滤器带宽被放大,也实现了电信标准中规定的虚假信号的所需功率响应。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号