...
首页> 外文期刊>International Journal of Engineering Research and Applications >High Speed VLSI Architecture for AES-Galois/Counter Mode
【24h】

High Speed VLSI Architecture for AES-Galois/Counter Mode

机译:AES-Galois /计数器模式的高速VLSI架构

获取原文
           

摘要

Galois/Counter Mode of Operation (GCM) is a block cipher mode operation used to provide encryption and authentication using universal Hashing based on multiplication over binary Galois/Finite Field.GCM can be implemented on both hardware and software effectively and efficiently. GCM supports pipelined and parallelized implementations to have minimal computational latency in order to be useful at high data rates. However need for continual performance improvement is still presented due to continuous increase in network bandwidth and inefficiency of existing parallelization methods. This paper presents use of modified parallel GHASH module and modified key Expansion module to improve overall efficiency. GCM architecture is modeled in Verilog HDL and Simulated in Xilinx ISE.
机译:Galois /计数器操作模式(GCM)是一种块密码模式操作,用于通过基于通用Galash /有限字段的乘法的通用哈希来提供加密和身份验证.GCM可以在硬件和软件上有效且高效地实现。 GCM支持流水线化和并行化的实现,以使计算延迟最小,以便在高数据速率下有用。然而,由于网络带宽的不断增加和现有并行化方法的效率低下,仍然存在对持续性能改进的需求。本文提出了使用改进的并行GHASH模块和改进的密钥扩展模块来提高整体效率的方法。 GCM体系结构在Verilog HDL中建模,并在Xilinx ISE中进行仿真。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号