首页> 外文期刊>Indian Journal of Science and Technology >Conceptual Improvisation on Low Power Mitigation for Domino Logic Systems using CHSK Domino Logic
【24h】

Conceptual Improvisation on Low Power Mitigation for Domino Logic Systems using CHSK Domino Logic

机译:使用CHSK Domino Logic的Domino Logic系统低功耗缓解的概念改进

获取原文
       

摘要

Background/Objectives: In VLSI technology, the design provide low-power static random access to various applications and also performs with less energy and design implementation reduces the burden and also manages the delay. Methods/Statistical Analysis: The mixed domino high-speed circuit was designed with a wide domino logic circuit with a multiplexer. We propose a wide domino logic circuit of CHSK domino logic circuits to improve the performance of the parameters like Power, Delay, Unity Noise Gain, Power Delay Product and Robustness. Findings: The technique used in domino logic circuit designs and usage of higher order multiplexer of a modular design is presented and implemented by constructing a multiplexer. Simulation is done using Cadence CMOS process using Virtuoso tool. Application/Improvements: The proposed circuit improves unity noise gain, delay and power along with better performance as compared to Conditional Keeper and High Speed domino logic circuit of existing domino logic systems.
机译:背景/目标:在VLSI技术中,该设计提供了对各种应用的低功耗静态随机访问,并且以较少的能量执行,并且设计实现减轻了负担并管理了延迟。方法/统计分析:混合多米诺高速电路设计为带有多路复用器的宽多米诺逻辑电路。我们提出了CHSK多米诺逻辑电路的宽多米诺逻辑电路,以改善功率,延迟,单位噪声增益,功率延迟乘积和鲁棒性等参数的性能。研究结果:通过构建多路复用器,介绍并实现了用于多米诺逻辑电路设计中的技术以及模块化设计的高阶多路复用器的使用。使用Virtuoso工具使用Cadence CMOS工艺进行仿真。应用/改进:与现有的多米诺逻辑系统的条件保持器和高速多米诺逻辑电路相比,该电路改善了单位噪声增益,延迟和功率,并具有更好的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号