...
首页> 外文期刊>Indian Journal of Science and Technology >Booth Multiplier Using Reversible Logic with Low Power and Reduced Logical Complexity
【24h】

Booth Multiplier Using Reversible Logic with Low Power and Reduced Logical Complexity

机译:使用可逆逻辑的低功耗和降低逻辑复杂性的展位乘法器

获取原文
           

摘要

The proposed testable reversible architecture scheme yields significantly reduced complexity, low power and high speed features. It is a key issue in the interface of computation and physics, and of growing importance as miniaturization progresses towards its physical limits. With the advent of nanotechnology the fault detection and testability is of high interest for accuracy. This research work describes the reversible testable design of high-speed modified Booth multipliers. The proposed multiplier circuits are based on the modified Booth algorithm can be used to accelerate the multiplication speed with reduced power consumption. The resultant multiplier circuit shows better performance than others and can be used in the systems requiring very high performance. The proposed booth multiplier design shows 12% reduced logical complexity, 10% reduced power consumption and efficient device utilization achieved in comparison to existing reversible logic.
机译:所提出的可测试可逆体系结构方案可显着降低复杂性,降低功耗并提高速度。它是计算和物理接口中的关键问题,并且随着微型化向其物理极限发展,其重要性日益提高。随着纳米技术的出现,故障检测和可测试性引起了人们的高度关注。这项研究工作描述了高速修改型Booth乘法器的可逆可测试设计。所提出的乘法器电路基于改进的Booth算法,可用于以降低的功耗来加快乘法速度。所得的乘法器电路显示出比其他电路更好的性能,并且可用于需要非常高性能的系统中。与现有的可逆逻辑相比,建议的展位乘法器设计显示出降低了12%的逻辑复杂度,降低了10%的功耗以及有效的设备利用率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号