首页> 外文期刊>Indian Journal of Science and Technology >Reconfigurable Low Pass FIR Filter Design using Canonic Signed Digit for Audio Applications
【24h】

Reconfigurable Low Pass FIR Filter Design using Canonic Signed Digit for Audio Applications

机译:使用Canonic签名数字可重新配置的低通FIR滤波器设计,用于音频应用

获取原文
           

摘要

Objectives: This paper highlights the design of multiplier-less FIR filter. The binary coefficients are replaced by Canonic Signed Digit representation which reduces the complexity of the design. Methods/Statistical Analysis: In the current scenario more research is going on the optimization of Finite Impulse Response filters with less complex hardware design. The FIR filters performance depends on number of coefficient multipliers. The multipliers are expensive in terms delay area and power. In the CSD based filter, the number of non-zero bits is reduced. This proposed filter is designed in MATLAB, simulated in ISE environment and implemented on FPGA. Findings: The proposed filter is implemented on three FPGA devices, Xilinx's Spartan-3E, xc3s500e-4fg320, Virtex 2P, 2vp30ff1152-5 and Virtex 5P xc5v1x50t-3ff1136. Improvements: The designed structure uses reduced number of hardware components like slices, look up tables (LUTs) and flip-flops as compared to different structures and offers better performance.
机译:目标:本文重点介绍了无乘法器FIR滤波器的设计。二进制系数被Canonic Signed Digit表示所取代,这降低了设计的复杂性。方法/统计分析:在当前情况下,将进行更多的研究,以减少复杂的硬件设计来优化有限冲激响应滤波器。 FIR滤波器的性能取决于系数倍增器的数量。就延迟面积和功率而言,乘法器是昂贵的。在基于CSD的滤波器中,减少了非零位数。该滤波器是在MATLAB中设计的,在ISE环境中进行了仿真,并在FPGA上实现。结果:提议的滤波器在Xilinx的Spartan-3E,xc3s500e-4fg320,Virtex 2P,2vp30ff1152-5和Virtex 5P xc5v1x50t-3ff1136这三个FPGA器件上实现。改进:与其他结构相比,设计的结构减少了切片,查找表(LUT)和触发器等硬件组件的数量,并提供了更好的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号