...
首页> 外文期刊>Journal of the Korean Institute of Electromagnetic Engineering and Science >Slew-Rate Enhanced Low-Dropout Regulator by Dynamic Current Biasing
【24h】

Slew-Rate Enhanced Low-Dropout Regulator by Dynamic Current Biasing

机译:通过动态电流偏置实现斜率增强的低压降稳压器

获取原文
           

摘要

We present a CMOS rail-to-rail class-AB amplifier using dynamic current biasing to improve the delay response of the error amplifier in a low-dropout (LDO) regulator, which is a building block for a wireless power transfer receiver. The response time of conventional error amplifiers deteriorates by slewing due to parasitic capacitance generated at the pass transistor of the LDO regulator. To enhance slewing, an error amplifier with dynamic current biasing was devised. The LDO regulator with the proposed error amplifier was fabricated in a $0.35-{mu}m$ high-voltage BCDMOS process. We obtained an output voltage of 4 V with a range of input voltages between 4.7 V and 7 V and an output current of up to 212 mA. The settling time during line transient was measured as $9{mu}s$ for an input variation of 4.7-6 V. In addition, an output capacitor of 100 pF was realized on chip integration.
机译:我们提出了一种采用动态电流偏置的CMOS轨到轨AB类放大器,以改善低压差(LDO)稳压器中误差放大器的延迟响应,该稳压器是无线电力传输接收器的基础。传统误差放大器的响应时间会因LDO稳压器的传输晶体管上产生的寄生电容引起的转换而恶化。为了增强回转性能,设计了具有动态电流偏置的误差放大器。带有建议的误差放大器的LDO稳压器采用0.35-μm$的高压BCDMOS工艺制造。我们获得的输出电压为4 V,输入电压范围为4.7 V至7 V,输出电流高达212 mA。输入变化为4.7-6 V时,线路瞬态期间的建立时间为$9μs$。此外,在芯片集成时实现了100 pF的输出电容器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号