首页> 外文期刊>Journal of Low Power Electronics and Applications >Power Scalable Radio Receiver Design Based on Signal and Interference Condition
【24h】

Power Scalable Radio Receiver Design Based on Signal and Interference Condition

机译:基于信号和干扰条件的功率可扩展无线电接收机设计

获取原文
           

摘要

A low power adaptive digital baseband architecture is presented for a low-IF receiver of IEEE 802.15.4-2006. The digital section’s sampling frequency and bit width are used as knobs to reduce the power under favorable signal and interference scenarios, thus recovering the design margins introduced to handle the worst case conditions. We show that in a 0.13 μm CMOS technology, for an adaptive digital baseband section of the receiver, power saving can be up to 85% (0.49 mW against 3.3 mW) in favorable interference and signal conditions. The proposed concepts in the design are tested using a receiver test setup where the design is hosted on a FPGA.
机译:针对IEEE 802.15.4-2006的低中频接收机,提出了一种低功率自适应数字基带架构。数字部分的采样频率和位宽用作旋钮,以降低信号和干扰情况下的功耗,从而恢复为应对最坏情况而引入的设计余量。我们证明,在0.13μmCMOS技术中,对于接收机的自适应数字基带部分,在有利的干扰和信号条件下,功率节省可高达85%(0.49 mW对3.3 mW)。使用接收器测试设置对设计中提出的概念进行测试,其中设计托管在FPGA上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号