首页> 外文期刊>Journal of Low Power Electronics and Applications >Sub-Threshold Standard Cell Sizing Methodology and Library Comparison
【24h】

Sub-Threshold Standard Cell Sizing Methodology and Library Comparison

机译:亚阈值标准单元大小调整方法和库比较

获取原文
           

摘要

Scaling the voltage to the sub-threshold region is a convincing technique to achieve low power in digital circuits. The problem is that process variability severely impacts the performance of circuits operating in the sub-threshold domain. In this paper, we evaluate the sub-threshold sizing methodology of [1,2] on 40 nm and 90 nm standard cell libraries. The concept of the proposed sizing methodology consists of balancing the mean of the sub-threshold current of the equivalent N and P networks. In this paper, the equivalent N and P networks are derived based on the best and worst case transition times. The slack available in the best-case timing arc is reduced by using smaller transistors on that path, while the timing of the worst-case timing arc is improved by using bigger transistors. The optimization is done such that the overall area remains constant with regard to the area before optimization. Two sizing styles are applied, one is based on both transistor width and length tuning, and the other one is based on width tuning only. Compared to super-threshold libraries, at 0.3 V, the proposed libraries achieve 49% and 89% average cell timing improvement and 55% and 31% power delay product improvement at 40 nm and 90 nm respectively. From ITC (International Test Conference 99) benchmark circuit synthesis results, at 0.3 V the proposed library achieves up to 52% timing improvement and 53% power savings in the 40 nm technology node.
机译:将电压缩放至亚阈值区域是一种令人信服的技术,可在数字电路中实现低功耗。问题在于过程可变性严重影响了在亚阈值域中工作的电路的性能。在本文中,我们评估[1,2]在40 nm和90 nm标准细胞文库中的亚阈值大小调整方法。所提出的大小确定方法的概念包括平衡等效N和P网络的亚阈值电流的平均值。在本文中,等效的N和P网络是根据最佳和最差情况的转换时间得出的。通过在该路径上使用较小的晶体管,可以减少在最佳情况下的定时弧中的可用时延,而通过使用较大的晶体管可以改善最坏情况下的定时弧中的时序。进行优化,以使总面积相对于优化前的面积保持恒定。应用了两种尺寸调整样式,一种基于晶体管的宽度和长度调整,另一种仅基于宽度调整。与0.3 V的超阈值库相比,拟议的库分别在40 nm和90 nm处实现了49%和89%的平均电池时序改善以及55%和31%的功率延迟乘积改善。根据ITC(国际测试会议99)基准电路综合结果,在40 V技术节点中,拟议的库在0.3 V电压下可实现高达52%的时序改进和53%的功耗节省。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号