首页> 外文期刊>Journal of Electrical and Computer Engineering >An FPGA-Integrated Time-to-Digital Converter Based on a Ring Oscillator for Programmable Delay Line Resolution Measurement
【24h】

An FPGA-Integrated Time-to-Digital Converter Based on a Ring Oscillator for Programmable Delay Line Resolution Measurement

机译:基于环形振荡器的FPGA集成式时间数字转换器,用于可编程延迟线分辨率测量

获取原文
       

摘要

We describe the architecture of a time-to-digital converter (TDC), specially intended to measure the delay resolution of a programmable delay line (PDL). The configuration, which consists of a ring oscillator, a frequency divider (FD), and a period measurement circuit (PMC), is implemented in a field programmable gate array (FPGA) device. The ring oscillator realized in loop containing a PDL and a look-up table (LUT) generates periodic oscillatory pulses. The FD amplifies the oscillatory period from nanosecond range to microsecond range. The time-to-digital conversion is based on counting the number of clock cycles between two consecutive pulses of the FD by the PMC. Experiments have been conducted to verify the performance of the TDC. The achieved relative errors for four PDLs are within 0.50%–1.21% and the TDC has an equivalent resolution of about 0.4 ps.
机译:我们描述了一种时间数字转换器(TDC)的体系结构,该体系结构专门用于测量可编程延迟线(PDL)的延迟分辨率。由环形振荡器,分频器(FD)和周期测量电路(PMC)组成的配置在现场可编程门阵列(FPGA)器件中实现。在包含PDL和查找表(LUT)的环路中实现的环形振荡器会产生周期性的振荡脉冲。 FD将振荡周期从纳秒范围放大到微秒范围。时间数字转换基于PMC对FD的两个连续脉冲之间的时钟周期数进行计数。已经进行实验以验证TDC的性能。四个PDL的相对误差在0.50%至1.21%之内,而TDC的等效分辨率约为0.4µps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号