...
首页> 外文期刊>Journal of Electrical & Electronic Systems >A Novel Voltage-Mode Lut Using Clock Boosting Technique in Standard CMOS
【24h】

A Novel Voltage-Mode Lut Using Clock Boosting Technique in Standard CMOS

机译:在标准CMOS中使用时钟升压技术的新型电压模式诱变

获取原文

摘要

In a VLSI circuit, interconnection plays the dominant role in every part of the circuit nearly 70 percent of the area depends on interconnection, 20 percent of area depends on insulation, and remaining 10 percent to devices. The binary logic is limited due to interconnect which occupies large area on a VLSI chip. In this work, the designs of quaternaryvalued logic circuits have been explored over multi-valued logic due to the following reasoning. An approach to mitigate the impact of interconnections is to use multiple-valued logic (MVL), hence, more information can be carried in each wire, reducing the routing network. Therefore, a single wire carrying a signal with N logic levels can replace log N having base 2 wires carrying binary signals. Reducing the routing leads to a direct reduction of the line capacitance and the overall circuit area. Therefore, this results in increasing the maximum operation frequency and also reducing the power consumption. The most important characteristics of this method is a voltage-mode structure. Voltage mode structure has the advantages like reduced power consumption implemented in a standard CMOS technology. Our new method overcomes conventional techniques with simple and efficient CMOS structures.
机译:在VLSI电路中,互连在电路的每个部分中起着主导作用,近70%的面积取决于互连,20%的面积取决于绝缘,其余10%的器件。由于互连在VLSI芯片上占用大面积,因此二进制逻辑受到限制。在这项工作中,由于以下原因,已经在多值逻辑上探索了四值逻辑电路的设计。减轻互连影响的一种方法是使用多值逻辑(MVL),因此,可以在每条导线中携带更多信息,从而减少了路由网络。因此,一条带有N个逻辑电平信号的单线可以代替具有2个基数的二进制信号线的logN。减少布线可直接减少线路电容和整个电路面积。因此,这导致最大工作频率增加并且还降低了功耗。该方法最重要的特性是电压模式结构。电压模式结构具有诸如降低功耗的优点,这些功耗是通过标准CMOS技术实现的。我们的新方法以简单有效的CMOS结构克服了传统技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号