首页> 外文期刊>Jordanian Journal of Computers and Information Technology >PARALLEL PIPELINED PACKET SWITCH ARCHITECTURE FOR MESH-CONNECTED MULTIPROCESSORS WITH INDEPENDENTLY ROUTED FLITS
【24h】

PARALLEL PIPELINED PACKET SWITCH ARCHITECTURE FOR MESH-CONNECTED MULTIPROCESSORS WITH INDEPENDENTLY ROUTED FLITS

机译:独立布线的网状连接多处理器并行流水线交换体系结构

获取原文
           

摘要

In this paper, a packet switch architecture for mesh-connected multiprocessors based on the use of a set of input FIFO buffers and an output register matrix controlled by a novel distributed timing-based scheduling scheme is proposed. Simple static routing is assumed, with each packet split into a set of independently routed w-bit-wide flits. The device achieves at least 78% throughput for uniformly distributed traffic and an asymptotic higher bound of 100%. In contrast to the state-of-the-art VOQ-based switch architectures, the proposed switch is shown to reach its maximum throughput with no internal speedup required and has an order of magnitude lower hardware complexity. Compared to existing buffered crossbar non-VOQ switches with typical flit scheduling mechanisms, the proposed device demonstrates slightly higher throughput and substantially shorter delays in some practically important cases.
机译:在本文中,提出了一种网状连接的多处理器的分组交换架构,该架构基于一组输入FIFO缓冲区和一个由新颖的基于分布式时序的调度方案控制的输出寄存器矩阵的使用。假定采用简单的静态路由,将每个数据包分为一组独立路由的w位宽的滤波器。对于均匀分布的流量,该设备可实现至少78%的吞吐量,并且100%的渐近上限。与最新的基于VOQ的交换机体系结构相比,所建议的交换机在无需内部加速的情况下即可达到其最大吞吐量,并且硬件复杂度降低了一个数量级。与具有典型的flit调度机制的现有缓冲式纵横制非VOQ交换机相比,在某些实际重要的情况下,所提出的设备显示出更高的吞吐量和实质上更短的延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号