首页> 外文期刊>ETRI journal >VLSI Implementation of Forward Error Control Technique for ATM Networks
【24h】

VLSI Implementation of Forward Error Control Technique for ATM Networks

机译:ATM网络前向错误控制技术的VLSI实现

获取原文
           

摘要

In asynchronous transfer mode (ATM) networks, fixed length cells of 53 bytes are transmitted. A cell may be discarded during transmission due to buffer overflow or a detection of errors. Cell discarding seriously degrades transmission quality. The quality degradation can be reduced by employing efficient forward error control (FEC) to recover discarded cells. In this paper, we present the design and implementation of decoding equipment for FEC in ATM networks based on a single parity check (SPC) product code using very-large-scale integration (VLSI) technology. FEC allows the destination to reconstruct missing data cells by using redundant parity cells that the source adds to each block of data cells. The functionality of the design has been tested using the Model Sim 5.7cXE Simulation Package. The design has been implemented for a 5 × 5 matrix of data cells in a Virtex-E XCV 3200E FG1156 device. The simulation and synthesis results show that the decoding function can be completed in 81 clock cycles with an optimum clock of 56.8 MHz. A test bench was written to study the performance of the decoder, and the results are presented.
机译:在异步传输模式(ATM)网络中,传输53字节的固定长度信元。由于缓冲区溢出或错误检测,在传输过程中可能会丢弃一个信元。信元丢弃会严重降低传输质量。通过采用有效的前向错误控制(FEC)恢复丢弃的小区,可以减少质量下降。在本文中,我们介绍了使用超大规模集成(VLSI)技术基于单奇偶校验(SPC)产品代码的ATM网络中FEC解码设备的设计和实现。 FEC允许目标通过使用源添加到每个数据单元块的冗余奇偶校验单元来重建丢失的数据单元。设计的功能已使用Model Sim 5.7cXE仿真包进行了测试。该设计已针对Virtex-E XCV 3200E FG1156器件中的5×5数据单元矩阵实现。仿真和综合结果表明,该解码功能可以在81个时钟周期内完成,最佳时钟为56.8 MHz。编写了一个测试台以研究解码器的性能,并给出了结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号