首页> 外文期刊>EURASIP journal on image and video processing >Implementation of fast HEVC encoder based on SIMD and data-level parallelism
【24h】

Implementation of fast HEVC encoder based on SIMD and data-level parallelism

机译:基于SIMD和数据级并行度的快速HEVC编码器的实现

获取原文
       

摘要

This paper presents several optimization algorithms for a High Efficiency Video Coding (HEVC) encoder based on single instruction multiple data (SIMD) operations and data-level parallelism. Based on the analysis of the computational complexity of HEVC encoder, we found that interpolation filter, cost function, and transform take around 68% of the total computation, on average. In this paper, several software optimization techniques, including frame-level interpolation filter and SIMD implementation for those computationally intensive parts, are presented for a fast HEVC encoder. In addition, we propose a slice-level parallelization and its load-balancing algorithm on multi-core platforms from the estimated computational load of each slice during the encoding process. The encoding speed of the proposed parallelized HEVC encoder is accelerated by approximately ten times compared to the HEVC reference model (HM) software, with minimal loss of coding efficiency.
机译:本文提出了一种基于单指令多数据(SIMD)操作和数据级并行性的高效视频编码(HEVC)编码器的几种优化算法。通过对HEVC编码器的计算复杂度进行分析,我们发现插值滤波器,代价函数和变换平均约占总计算量的68%。本文针对快速HEVC编码器,提出了几种软件优化技术,包括帧级插值滤波器和针对那些计算量大的部件的SIMD实现。此外,根据编码过程中每个切片的估计计算负载,我们在多核平台上提出了切片级并行化及其负载均衡算法。与HEVC参考模型(HM)软件相比,所提出的并行HEVC编码器的编码速度提高了大约十倍,而编码效率的损失却最小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号