...
首页> 外文期刊>Electronics >A Novel High-Performance Low-Cost Double-Upset Tolerant Latch Design
【24h】

A Novel High-Performance Low-Cost Double-Upset Tolerant Latch Design

机译:一种新型高性能低成本双层加厚容错锁设计

获取原文
   

获取外文期刊封面封底 >>

       

摘要

Single event double upsets (SEDUs) caused by charge sharing have been an important contributor to the soft error in integrated circuits. Most of the up-to-date double-upset (DU) tolerant latches suffer from high costs in terms of delay, power and area. In this paper, we propose a novel high-performance low-cost double-upset tolerant (HLDUT) latch. Simulation waveforms have validated the double-upset tolerance of the proposed latch. Besides, detailed comparisons demonstrate that our design saves 805.24% delay-power-area product (DPAP) on average compared with other considered up-to-date double-upset tolerant latches, which means the proposed latch is a promising candidate for future highly reliable low-cost applications.
机译:由电荷共享引起的单事件两次翻转(SEDU)是集成电路中软错误的重要原因。就延迟,功率和面积而言,大多数最新的双翻转(DU)容错锁存器都承受着高昂的成本。在本文中,我们提出了一种新的高性能低成本的双层加厚宽容(HLDUT)锁存器。仿真波形已经验证了所提出的锁存器的双爆冷能力。此外,详细的比较表明,我们的设计与其他考虑了最新的双心烦宽容锁存器相比,平均节省了805.24%延迟功耗面积乘积(DPAP),这意味着所提出的锁是未来高度可靠的有希望的候选低成本的应用程序。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号