首页> 外文期刊>International Journal of Integrated Engineering >A 4x4 Bit Vedic Multiplier with Different Voltage Supply in 90 nm CMOS Technology
【24h】

A 4x4 Bit Vedic Multiplier with Different Voltage Supply in 90 nm CMOS Technology

机译:采用90 nm CMOS技术的具有不同电源的4x4位吠陀乘法器

获取原文
获取外文期刊封面目录资料

摘要

In recent years, due to the rapid growth of high performance digital systems, speed and power consumption become very vital in multiplier design. In this paper, a 4x4 bit Vedic multiplier has been designed using the combination of Urdhva Triyakbyam Sutra and 13T hybrid full adder (HFA). This algorithm satisfied the requirement of a fast multiplication operation because of the vertical and crosswise architecture from the Urdhva Triyakbyam Sutra which minimize the number of partial products compared to the conventional multiplication algorithm. The multiplier is simulated using Synopsys Custom Tools with General Process Design Kit (GPDK) of 90 nm CMOS technology using several voltage supplies to find the most optimum value for the voltage supply to be used. The result shows that with the usage of 1 V voltage supply, the new design of multiplier using a combination of HFA and Vedic mathematics is able to produce the lowest power consumption and least delay time. The 4x4 bit Vedic multiplier is able to yield a full output voltage swing with a power consumption of only 0.2015 mW, delay of 376 ps and compact area of 3100 μm 2 .
机译:近年来,由于高性能数字系统的迅速发展,速度和功耗在乘法器设计中变得至关重要。本文采用Urdhva Triyakbyam Sutra和13T混合全加器(HFA)的组合设计了4x4位Vedic乘法器。由于Urdhva Triyakbyam Sutra的垂直和横向体系结构与传统的乘法算法相比,可将部分乘积的数量降至最低,因此该算法满足了快速乘法运算的要求。使用具有90 nm CMOS技术的通用工艺设计套件(GPDK)的Synopsys定制工具对乘法器进行仿真,该工具使用多个电源来找到要使用的电源的最佳值。结果表明,在使用1 V电源的情况下,结合了HFA和Vedic数学的新型乘法器设计能够产生最低的功耗和最少的延迟时间。 4x4位Vedic乘法器能够产生完整的输出电压摆幅,功耗仅为0.2015 mW,延迟为376 ps,紧凑的面积为3100μm2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号