...
首页> 外文期刊>International Journal of Engineering and Technology >Low Power Complex Multiplier based FFT Processor
【24h】

Low Power Complex Multiplier based FFT Processor

机译:基于低功耗复数乘法器的FFT处理器

获取原文

摘要

High speed processing of signals has led to the requirement of very high speed conversion of signals from time domain to frequency domain. Recent years there has been increasing demand for low power designs in the field of Digital signal processing. Power consumption is the most important aspect while considering the system performance. In order to design high performance Fast Fourier Transform (FFT) and realization, efficient internal structure is required. In this paper we present FFT Single Path Delay feedback (SDF) pipeline architecture using radix -24 algorithm .The complex multiplier is realized by using Digit Slicing Concept multiplier less architecture. To reduce computation complexity radix 24 algorithms is used. The proposed design has been coded in Verilog HDL and synthesizes by Cadence tool. The result demonstrates that the power is reduced compared with complex multiplication used CSD (Canonic Signed Digit) multiplier.
机译:信号的高速处理导致对信号从时域到频域的高速转换的要求。近年来,在数字信号处理领域中对低功耗设计的需求不断增长。在考虑系统性能时,功耗是最重要的方面。为了设计高性能快速傅立叶变换(FFT)和实现,需要高效的内部结构。本文提出了基于基数-24算法的FFT单路径延迟反馈(SDF)流水线架构。复数乘法器是通过使用Digit Slicing Concept乘法器less体系结构实现的。为了降低计算复杂度,使用了基数24算法。拟议的设计已在Verilog HDL中进行了编码,并由Cadence工具进行了综合。结果表明,与使用CSD(佳能符号数字)乘法器的复数乘法相比,功率降低了。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号