首页> 外文期刊>IEICE transactions on information and systems >Performance Modeling of Stencil Computing on a Stream-Based FPGA Accelerator for Efficient Design Space Exploration
【24h】

Performance Modeling of Stencil Computing on a Stream-Based FPGA Accelerator for Efficient Design Space Exploration

机译:基于流的FPGA加速器上模板计算的性能建模,可进行有效的设计空间探索

获取原文
           

摘要

In this paper, we discuss performance modeling of 3-D stencil computing on an FPGA accelerator with a high-level synthesis environment, aiming for efficient exploration of user-space design parameters. First, we analyze resource utilization and performance to formulate these relationships as mathematical models. Then, in order to evaluate our proposed models, we implement heat conduction simulations as a benchmark application, by using MaxCompiler, which is a high-level synthesis tool for FPGAs, and MaxGenFD, which is a domain specific framework of the MaxCompiler for finite-difference equation solvers. The experimental results with various settings of architectural design parameters show the best combination of design parameters for pipeline structure can be systematically found by using our models. The effects of changing arithmetic accuracy and using data stream compression are also discussed.
机译:在本文中,我们讨论了在具有高级综合环境的FPGA加速器上进行3-D模板计算的性能建模,旨在有效地探索用户空间设计参数。首先,我们分析资源利用和性能以将这些关系表述为数学模型。然后,为了评估我们提出的模型,我们使用MaxCompiler(这是FPGA的高级综合工具)和MaxGenFD(这是MaxCompiler的领域特定框架,用于有限元分析)将导热模拟作为基准应用程序来实现。差分方程求解器。通过对建筑设计参数进行各种设置的实验结果表明,使用我们的模型可以系统地找到管道结构设计参数的最佳组合。还讨论了更改算术精度和使用数据流压缩的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号