首页> 外文期刊>IEICE Electronics Express >Efficient AES cipher on coarse-grained reconfigurable architecture
【24h】

Efficient AES cipher on coarse-grained reconfigurable architecture

机译:粗粒度可重构架构上的高效AES密码

获取原文
           

摘要

By exploring the mapping schemes with dataflow graph (DFG) transformation and different granularity of task-level parallelism, we presented various AES implementations on a coarse grained reconfigurable architecture (CGRA) to meet the requirements raging from high performance to low power. In comparison with published AES cipher implementations on programable processors, our AES cipher has 14.7a??121.4?? higher energy efficiency. Moreover, the design shows the advantage over other CGRAs with 1.3a??4.5?? energy efficiency improvement.
机译:通过探索具有数据流图(DFG)转换和任务级并行性的不同粒度的映射方案,我们提出了在粗粒度可重构体系结构(CGRA)上的各种AES实现,以满足从高性能到低功耗的要求。与在可编程处理器上发布的AES密码实现相比,我们的AES密码具有14.7a ?? 121.4 ??。更高的能源效率。而且,该设计显示出优于其他具有1.3a ?? 4.5?CGRA的CGRA。能源效率的提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号