...
首页> 外文期刊>American journal of engineering and applied sciences >Hardware Implementation of Truncated Multipliers Using Spartan-3AN, Virtex-4 and Virtex-5 FPGA Devices | Science Publications
【24h】

Hardware Implementation of Truncated Multipliers Using Spartan-3AN, Virtex-4 and Virtex-5 FPGA Devices | Science Publications

机译:使用Spartan-3AN,Virtex-4和Virtex-5 FPGA器件的截断乘法器的硬件实现|德州仪器TI.com.cn科学出版物

获取原文
           

摘要

> Problem statement: The development cost for Application Specific Integrated Circuits (ASICs) are high, algorithms should be verified and optimized before implementation. The Digital Signal Processing (DSP), image processing and multimedia requires extensive use of multiplication. The truncated multipliers can easily be implemented using Field Programmable Gate Array (FPGA) devices. Approach: This research presented the comparative study of Spartan-3AN, Virtex-4 and Virtex-5 FPGA devices. The implementation of standard and truncated multipliers is done using Very high speed integrated circuit Hardware Description Language (VHDL). Results: Remarkable reduction in FPGA resources, delay and power was achieved using truncated multipliers instead of standard parallel multipliers when the full precision of the standard multiplier is not required. The three devices showed significant improvement for truncated multipliers as compared to standard multipliers. Results showed that the anomaly in Spartan-3AN average connection and maximum pin delay have been efficiently reduced in Virtex-4 and Virtex-5 devices. Conclusion: The Virtex-5 FPGA device showed better performance as compared to Spartan-3AN and Virtex-4 FPGA devices.
机译: > 问题陈述:专用集成电路(ASIC)的开发成本很高,应在实施之前对算法进行验证和优化。数字信号处理(DSP),图像处理和多媒体需要大量使用乘法。截断的乘法器可以使用现场可编程门阵列(FPGA)器件轻松实现。 方法:本研究对Spartan-3AN,Virtex-4和Virtex-5 FPGA器件进行了比较研究。使用乘法器和高速集成电路硬件描述语言(VHDL)可以实现标准乘法器和截断乘法器。 结果:当不需要标准乘法器的全精度时,使用截断乘法器而不是标准并行乘法器可以显着减少FPGA资源,延迟和功耗。与标准乘法器相比,这三个器件在截断乘法器方面显示出显着的改进。结果表明,在Virtex-4和Virtex-5器件中,Spartan-3AN平均连接的异常和最大引脚延迟已得到有效降低。结论:与相比,Virtex-5 FPGA器件具有更好的性能。 Spartan-3AN和Virtex-4 FPGA器件。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号