首页> 外文期刊>American journal of engineering and applied sciences >A 10GHZ Low-Offset Dynamic Comparator for High-Speed and Lower-Power ADCS
【24h】

A 10GHZ Low-Offset Dynamic Comparator for High-Speed and Lower-Power ADCS

机译:适用于高速和低功耗ADC的10GHZ低失调动态比较器

获取原文
           

摘要

This paper proposed a design of low-voltage Dynamic Comparator using 90 nm PTM CMOS technology for high-speed and Lower-power Analog to Digital Converter (ADC) applications. The double tail structure is employed as based for design new comparator with positive feedback due to best behavior in low-voltage that allows low delay time; decreases the offset voltage and power dissipation. Simulation results are presented with sampling frequency of 10GHZ. These results are also compared with earlier works interms of their delay time, power dissipation and offset voltage. The proposed comparator shows 5.7 mV offset which is small when compared to other dynamic comparators and preamplifier based comparators.
机译:本文提出了一种针对90nm PTM CMOS技术的低压动态比较器的设计,用于高速和低功耗模数转换器(ADC)应用。双尾结构被用作设计具有正反馈的新型比较器的基础,这归因于低电压下的最佳性能,可实现低延迟时间。降低失调电压和功耗。仿真结果以10GHZ的采样频率给出。在延迟时间,功耗和失调电压方面,这些结果也与早期工作进行了比较。拟议的比较器显示了5.7 mV的偏移,与其他动态比较器和基于前置放大器的比较器相比,该偏移很小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号