首页> 外文期刊>American journal of engineering and applied sciences >Ultra Low Power MUX Based Compressors for Wallace and Dadda Multipliers in Sub-threshold Regime | Science Publications
【24h】

Ultra Low Power MUX Based Compressors for Wallace and Dadda Multipliers in Sub-threshold Regime | Science Publications

机译:亚阈值范围内的Wallace和Dadda乘法器的基于超低功耗MUX的压缩机|德州仪器TI.com.cn科学出版物

获取原文
           

摘要

> >The computing efficiency of modern column compression multipliers offers a highly efficient solution to the binary multiplication problem and is well suited for VLSI implementations. The various analyses are established more on compressors circuits particularly with Multiplexer (MUX) design. Conventionally, compressors are anatomized into XOR gate and MUX design. In this study, fully MUX based compressors, utilizing the CMOS transmission gate logic have been proposed to optimize the overall Power-Delay-Product (PDP). The proposed compressors are also used in the design and comparative analysis of 4?4-bit and 8?8-bit Wallace and Dadda multipliers operating in sub-threshold regime. The multipliers based on the proposed compressor designs have been simulated using 45 nm CMOS technology at various supply voltages, ranging from 0.3 to 0.5 V. The result shows on an average 89% improvement in the PDP of the proposed compressor blocks, when compared with the existing published results in sub-threshold regime. The multipliers designed using the proposed compressor blocks also show improved results.
机译: > >现代列压缩乘法器的计算效率为二进制乘法问题提供了高效的解决方案,非常适合VLSI实现。尤其是在多路复用器(MUX)设计的基础上,对压缩机电路进行了各种分析。常规上,压缩机被分解为XOR门和MUX设计。在这项研究中,已经提出了利用基于CMOS传输门逻辑的完全基于MUX的压缩机来优化整体功率延迟乘积(PDP)。拟议的压缩机还用于在亚阈值范围内运行的4×4位和8×8位Wallace和Dadda乘法器的设计和比较分析中。基于建议的压缩机设计的倍增器已经在45至0.3 V的各种电源电压下使用45 nm CMOS技术进行了仿真。结果表明,与采用压缩技术的压缩机相比,建议的压缩机模块的PDP平均提高了89%。亚阈值范围内的现有已发布结果。使用建议的压缩机模块设计的乘法器也显示出改进的结果。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号