首页> 外文期刊>American journal of applied sciences >Design of a Low Power and High Speed Comparator using MUX based Full Adder Cell for Mobile Communications
【24h】

Design of a Low Power and High Speed Comparator using MUX based Full Adder Cell for Mobile Communications

机译:使用基于MUX的全加元单元进行移动通信的低功耗和高速比较器的设计

获取原文
           

摘要

This paper presents an implementation of comparator (1-bit) circuit using a MUX-6T based adder cell. MUX-6T full adder cell is designed with a combination of multiplexing control input and Boolean identities. The proposed comparator design features higher computing speed and lower energy consumption due to the efficient MUX-6T adder cell. The design adopts multiplexing technique with control input to alleviate the threshold voltage loss problem which is commonly encountered in Pass Transistor Logic (PTL) design. The proposed design successfully embeds the buffering circuit in the full adder design which helps the cell to operate at lower supply voltage compared with the other related existing designs. It also enhances the speed of the cascaded operation significantly while maintaining the performance edge in energy consumption. In the proposed design, the transistor count is minimized. For performance comparison, the proposed MUX-6T comparator (1-bit) is compared with four existing full adders based comparators using BSIM4 model parameters. The simulations are performed for 65nm process models indicate that the proposed design has lowest energy consumption along with the performance edge in both speed and energy consumption. The variants namely area and power of the proposed comparator is also compared with the published author designs to validate its suitability for low power and high speed mobile communication applications.
机译:本文介绍了使用基于MUX-6T的加法器单元实现比较器(1位)电路的方法。 MUX-6T全加法器单元的设计结合了多路复用控制输入和布尔标识。由于高效的MUX-6T加法器单元,建议的比较器设计具有更高的计算速度和更低的能耗。该设计采用具有控制输入的多路复用技术来缓解阈值电压损耗问题,这是通过晶体管逻辑(PTL)设计中经常遇到的问题。所提出的设计成功地将缓冲电路嵌入到全加法器设计中,与其他相关现有设计相比,该电路有助于电池以较低的电源电压工作。它还可以显着提高级联操作的速度,同时保持能耗方面的性能优势。在所提出的设计中,晶体管数量被最小化。为了进行性能比较,使用BSIM4模型参数将建议的MUX-6T比较器(1位)与四个现有的基于全加法器的比较器进行比较。对65纳米工艺模型进行的仿真表明,所提出的设计具有最低的能耗,并且在速度和能耗方面均具有性能优势。还比较了拟议的比较器的面积和功率,并与已发表的作者设计进行了比较,以验证其适用于低功率和高速移动通信应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号